### INTERPOLATION DEVICE (Interpolation factors of 2X or 4X) ET2024 #### **FEATURES** - Interpolation factor pin selectable (2X/4X) - Index gating pin selectable (90/180 electrical degrees of interpolated pulse) - Leading edge of gated index pulse occurs at 270 electrical degrees of analog input cycle, regardless of interpolation factor selected - Interfaces directly with ET2010 Analog Signal Processor and ET7272 Line Driver - Single supply operation - Handles Sine/Cosine inputs from DC to 125KHz - Sine/Cosine input voltage range 400mVpp to 4Vpp on 2.5VDC reference - Outputs are NPN Collector with 4K pull-up; sink up to 4mA external load - Outputs TTL and CMOS compatible #### DESCRIPTION This ET2024 is a monolithic bipolar integrated circuit designed to facilitate increased resolution in optical encoder applications by converting the incoming sine and cosine signals to an interpolated quadrature digital output at 2 or 4 times the input frequency. Please refer to the **Timing Diagram**. The device inputs receive photodiode signals which have been amplified and conditioned to optimize the interpolation function. This conditioning may be obtained from a companion device, the analog signal processor, ET2010. Following interpolation processing by the ET2024, the output signal can be fed into a line driver device, such as the ET7272B, for driving extended loads. Please see the **Application Circuit**. In addition to processing the data channel information, the ET2024 provides a channel for the index signal which controls the gating of the index pulse relative to the 0° and 90° input waveforms. Index gating is provided to generate a pulse that commences at 270 electrical degrees of the analog input cycle. Width of the index pulse is either 90 or 180 electrical degrees of the interpolated pulse (pin selectable). #### ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Min. | Max. | Units | Comments | |-----------------------------|-----------------|------|------|-------|----------| | Operating Temperature Range | T <sub>A</sub> | -40 | 120 | °C | | | Storage Temperature Range | T <sub>S</sub> | -55 | 150 | | | | Supply Voltage Range | V <sub>CC</sub> | 4.5 | 5.5 | V | | Page 1 of 5 ## **ELECTRICAL CHARACTERISTICS** Unless otherwise specified, typical values given at $V_{CC}=5V$ , $T_A=25^{\circ}C$ , and $V_{IN}=1.6V_{(P-P)}$ . | Parameters | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |---------------------------------------------|----------------------|------|------|------|-------|-----------------------------| | Analog Supply Current | I <sub>CCA</sub> | | 13.0 | 19.0 | mA | Vcc = 5.5V | | Digital Supply Current | I <sub>CCD</sub> | | 4.9 | 7.0 | mA | Vcc = 5.5V | | Hysteresis REF Voltage | $V_{REF}$ | 2.4 | | 2.7 | V | | | SIG_REF Input Current @ 2.5V | I <sub>SIG_REF</sub> | | -5 | -50 | uA | | | Z_SIG Input Current | I <sub>Z SIG</sub> | | <1 | 10 | μA | $V_{IN} = 0V, V_{Z} = 5.5V$ | | 0_SIG, 90_SIG, and 180_SIG<br>Input Current | | -2 | | 2 | mA | | | Low Level Output Voltage | V <sub>OL</sub> | | 325 | 500 | mV | $I_{OL} = 4mA$ | | High Level Output Voltage | V <sub>OH</sub> | 4.4 | 4.6 | | V | I <sub>OH</sub> = -100uA | | Quadrature Interpolation Factors | | 2X | | 4X | | | | Quadrature Error (1X mode) | E <sub>1X</sub> | -22 | | 22 | ed | V <sub>IN</sub> = 1.6Vpp | | Quadrature Error (5X mode) | E <sub>5X</sub> | -45 | | 45 | ed | V <sub>IN</sub> = 1.6Vpp | | Frequency Response at Digital | f <sub>CO</sub> | 500 | | | KHz | Note 1 | | Internal Pull-up Resistor | R <sub>INT</sub> | 3.1 | | 5.2 | KOhm | Note 1 | #### **NOTES:** - 1. This is not a test parameter, but guaranteed by design. - 2. Unused inputs should be connected to ground. #### **PIN FUNCTION TABLE** | PIN# | PIN NAME | FUNCTION | | | | |----------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 2 | HYSTERESIS_REFERENCE | Intended to be left open. | | | | | 3 | ANALOG_VCC | Voltage supply for analog portion of circuit. Bypass to A_GND. | | | | | 5 | ANALOG _GND | Return for analog supply voltage. | | | | | 6 | SIGNAL_REFERENCE | An input and the DC offset level of the sine wave inputs. Bypass to A_GND. | | | | | 7,8,9 | 0_SIG, 90_SIG, 180_SIG | Sine wave inputs. When 0_SIG leads 90_SIG, then A leads B at the quadrature outputs. Amplitude should be about 1.6Vpp. | | | | | 10 | Z_SIG | High impedance input with comparator threshold at 2.5V. | | | | | 11 | Z180_SEL | High impedance input to select width of the index pulse. When >2.5V, Z_OUT= 180/X electrical degrees, gated on B_LOW. When <2.5V, Z_OUT= 90/X electrical degrees, gated on (A_LOW AND B_LOW). | | | | | 12 | 5X_SEL | High impedance input to select interpolation factor. When >2.5V, the factor is 4X and when <2.5V the factor is 2X. | | | | | 13 | D_GND | Return for the digital supply voltage. | | | | | 14,16,18 | B_OUT, Z_OUT, A_OUT | NPN open collector with internal 4K pull-up resistor. | | | | | 20 | D_VCC | Voltage supply for the digital portion of circuit. Bypass to D_GND. | | | | | 15,17,19 | n/c | While there is no internal connection, these pins should be tied to D_GND on the PCB to shield against output-output crosstalk. | | | | ## **Application** Please refer also to the block diagram. The sine and cosine inputs (0\_SIG, 90\_SIG, 180\_SIG) should be in the range of 400mVpp to 4Vpp, with a DC offset of 2.5V . Care must be taken to limit the noise on the analog inputs to avoid spurious signals at the outputs. The hysteresis of the phase comparators is 20mV, and while a large input signal may seem advantageous, it is so only as long as the noise is well below the 20mV level. Therefore, from a practical standpoint, the input levels are often limited to the 1.5Vpp range. The ET2024 accepts the DC offset of the analog signals as an input at the SIG\_REF pin. The outputs are NPN collectors with 4K pull-ups. For high-frequency applications, output rise time can be reduced by addition of external pull-up resistors as low as 1.5K, as long as the 4mA limit on external loading is not exceeded. For applications that use photodiode sensing, ETIC offers the ET2010 Analog Signal Processor for generating sine/cosine signals compatible with the ET2024. Please refer to the Application Circuit, which handles inputs from photodiode sensors and processes them through to line driver outputs. ### **Application Circuit** ### **Disk Optimization** The The placement of the index feature on the encoder disk can be optimized, depending on the variety of interpolation factors and index widths that will be used with a given disk. Please refer to Timing Diagram. If a disk is to be used in both 2X and 4x interpolation modes, and with both Z90 and Z180 index gating modes, then the index feature should be centered at 315 degrees of the analog input cycle. If the application is designed uniquely for 4x interpolation in the Z90 mode, the index feature on the disk should be centered at 281.25 degrees. Optimization of the disk in this manner affords a wider margin for misalignment, and can therefore enhance the ease of assembly in volume production. ### **Timing Diagram** # **Ordering Information:** | PART NUMBER | DESCRIPTION | PACKAGING | MINIMUM ORDER | |-------------|--------------------------|---------------------------------|---------------| | ET2024 SSOP | 20L SSOP (See drawing) | 50 per tube | 50 | | ET2024 T&R | SSOP on Tape & Reel with | Reel size & qty per customer PO | 500 | | SCAN | 100% lead inspection | | | ## **ET2024 SSOP** Package Drawing for 20L SSOP